

# Faculty of Engineering and Architectural Science

#### **Department of Electrical and Computer Engineering**

| Course Number   | ELE 734                                        |  |
|-----------------|------------------------------------------------|--|
| Course Title    | Low Power Digital Integrated Circuits          |  |
| Semester/Year   | 7 <sup>th</sup> Semester, 4 <sup>th</sup> Year |  |
| Lab No          | 2                                              |  |
| Instructor Name | Andy Ye                                        |  |
| Section No      | 3                                              |  |

| Submission Date | 10/25/2020 |
|-----------------|------------|
| Due Date        | 10/25/2020 |

| Name        | Student ID | Signature* |
|-------------|------------|------------|
| John Tiglao | 500751493  | Juglao     |
|             |            |            |

<sup>\*</sup>By signing above, you attest that you have contributed to this submission and confirm that all work you have contributed to this submission is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result

<u>in a "0" on the work,</u> an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at:

www.ryerson.ca/senate/current/pol60.pdf

#### Introduction

The objective of this lab is to investigate the characteristics of the CMOS inverter. The static and dynamic behavior of the gate were looked into, and can be used to further explore logic gates, such as NAND, NOR, and XOR, or subsystems, such as adders and multipliers. DC analysis was first used to understand the static behavior and from it was able to obtain the transfer function, switching threshold, and the noise margin. Using transient analysis, the delay and load driving capability were also investigated. The layout of a CMOS inverter was also created and compared to the equal schematic-level through its static and dynamic results.

#### **Schematic of CMOS Inverter**



### **Schematic of Testbench**



## Static Analysis of CMOS Inverter, 0V -> 1.8V



## Static Analysis of CMOS Inverter, n = 4



## **Dynamic Analysis of CMOS Inverter**



# **Physical View of CMOS Inverter Layout**



### **Extracted View of CMOS Inverter Layout**



## Static Analysis of Schematic vs. Extracted



# Dynamic Analysis of Schematic vs. Extracted

Transient Response - Schematic vs. Extracted



#### Conclusion

In conclusion, this lab experiment studied different types of characteristics of a CMOS inverter, then further studied the layout of a CMOS inverter. The static and dynamic simulations were analyzed through different types of tools and analysis, Transient, DC, and Parametric analysis. From these analyses, a family of curves were created to find an ideal value for n (multiplier for the width of the PMOS). The ideal value for n was found to be 4 and used throughout the lab. The static analysis was used on this ideal value to create its DC response and find the VIL, VOH, VIH, and VOL of the graph by first obtaining the derivative of the graph. The dynamic simulation was investigated using transient analysis for a capacitance from 0f to 150f. The physical view for the CMOS inverter was created and used to create the extracted view. The extracted view had the same analyses applied from before with and had its static compared to the same CMOS schematic. The graph shows the two types of ways to obtain the static simulations, schematic and extracted, and had returned the same graphs. This was further proved through the dynamic simulation which also appeared completely identical. Sizing PMOS twice as wide as the NMOS did not result in VM = VDD/2 because of the delay. Increasing the PMOS size relative to NMOS will both increase VM and reduce the rise delay.